Browse Wiki & Semantic Web

Jump to: navigation, search
Http://dbpedia.org/resource/TILEPro64
  This page has no properties.
hide properties that link here 
  No properties link to this page.
 
http://dbpedia.org/resource/TILEPro64
http://dbpedia.org/ontology/abstract TILEPro64 is a VLIW ISA multicore processoTILEPro64 is a VLIW ISA multicore processor (Tile processor) manufactured by Tilera. It consists of a cache-coherent mesh network of 64 "tiles", where each tile houses a general purpose processor, cache, and a non-blocking router, which the tile uses to communicate with the other tiles on the processor. The short-pipeline, in-order, three-issue cores implement a VLIW instruction set. Each core has a register file and three functional units: two integer arithmetic logic units and a unit. Each of the cores ("tile") has its own L1 and L2 caches plus an overall virtual L3 cache which is an aggregate of all the L2 caches. A core is able to run a full operating system on its own or multiple cores can be used to run a symmetrical multi-processing operating system. TILEPro64 has four DDR2 controllers at up to 800MT/s, two 10-gigabit Ethernet XAUI interfaces, two four-lane PCIe interfaces, and a "flexible" input/output interface, which can be software-configured to handle a number of protocols. The processor is fabricated using a 90 nm process and runs at speeds of 600 to 866 MHz. According to the company, Tilera targets the chip at networking equipment, digital video, and wireless infrastructure markets where the demands for computing processing are high. More recently, Tilera has positioned this processor in the cloud computing space with an 8-processor (512-core) 2U server built by Quanta Computer. TILEPro was supported by the Linux kernel from version 2.6.36 to version 4.16.ernel from version 2.6.36 to version 4.16. , TILEPro64 és un processador multinucli (anTILEPro64 és un processador multinucli (anomenat Tile Processor) dissenyat per l'empresa fabless anomenada Tilera. TILEPro64 consisteix d'una xarxa en malla de 64 tiles, on cada tile encapsula un , memòria cache i un encaminador no bloquejant que s'empra per a comunicar-se amb les altres tile.ra per a comunicar-se amb les altres tile.
http://dbpedia.org/ontology/thumbnail http://commons.wikimedia.org/wiki/Special:FilePath/Tilera_TILEPro64_BlockDiagram.jpg?width=300 +
http://dbpedia.org/ontology/wikiPageExternalLink https://www.theregister.co.uk/2008/09/23/tilera_cpu_upgrade/ + , https://web.archive.org/web/20070822233801/http:/www.tilera.com/products/processors.php + , https://web.archive.org/web/20081203155807/http:/linleygroup.com/npu/Newsletter/wire080924.html%232 +
http://dbpedia.org/ontology/wikiPageID 29389039
http://dbpedia.org/ontology/wikiPageLength 5461
http://dbpedia.org/ontology/wikiPageRevisionID 1077051863
http://dbpedia.org/ontology/wikiPageWikiLink http://dbpedia.org/resource/XAUI + , http://dbpedia.org/resource/Category:Computer-related_introductions_in_2008 + , http://dbpedia.org/resource/CPU_cache + , http://dbpedia.org/resource/Tile_processor + , http://dbpedia.org/resource/Cache_coherence + , http://dbpedia.org/resource/Microprocessor + , http://dbpedia.org/resource/Linux_kernel + , http://dbpedia.org/resource/Ethernet + , http://dbpedia.org/resource/Router_%28computing%29 + , http://dbpedia.org/resource/Mesh_network + , http://dbpedia.org/resource/Very_long_instruction_word + , http://dbpedia.org/resource/VLIW + , http://dbpedia.org/resource/PCIe + , http://dbpedia.org/resource/Multicore_processor + , http://dbpedia.org/resource/PCI_Express + , http://dbpedia.org/resource/Instruction_set_architecture + , http://dbpedia.org/resource/Instruction_set + , http://dbpedia.org/resource/RGMII + , http://dbpedia.org/resource/TILE64 + , http://dbpedia.org/resource/DDR2_SDRAM + , http://dbpedia.org/resource/Memory_controller + , http://dbpedia.org/resource/Arithmetic_logic_unit + , http://dbpedia.org/resource/Category:Very_long_instruction_word_computing + , http://dbpedia.org/resource/Category:Manycore_processors + , http://dbpedia.org/resource/Kilobyte + , http://dbpedia.org/resource/Tilera + , http://dbpedia.org/resource/90_nanometer + , http://dbpedia.org/resource/6WIND + , http://dbpedia.org/resource/Pipeline_%28computing%29 + , http://dbpedia.org/resource/File:Tilera_TILEPro64_BlockDiagram.JPG + , http://dbpedia.org/resource/Load-store + , http://dbpedia.org/resource/File:TILEPro64_TileBlock.JPG + , http://dbpedia.org/resource/Processor_register +
http://dbpedia.org/property/fastUnit MHz
http://dbpedia.org/property/fastest 866
http://dbpedia.org/property/manuf http://dbpedia.org/resource/Tilera +
http://dbpedia.org/property/name TILEPro64
http://dbpedia.org/property/numcores 64
http://dbpedia.org/property/producedStart 2008
http://dbpedia.org/property/sizeFrom 90.0
http://dbpedia.org/property/slowUnit MHz
http://dbpedia.org/property/slowest 600
http://dbpedia.org/property/wikiPageUsesTemplate http://dbpedia.org/resource/Template:Infobox_CPU +
http://purl.org/dc/terms/subject http://dbpedia.org/resource/Category:Very_long_instruction_word_computing + , http://dbpedia.org/resource/Category:Computer-related_introductions_in_2008 + , http://dbpedia.org/resource/Category:Manycore_processors +
http://purl.org/linguistics/gold/hypernym http://dbpedia.org/resource/Processor +
http://www.w3.org/ns/prov#wasDerivedFrom http://en.wikipedia.org/wiki/TILEPro64?oldid=1077051863&ns=0 +
http://xmlns.com/foaf/0.1/depiction http://commons.wikimedia.org/wiki/Special:FilePath/TILEPro64_TileBlock.jpg + , http://commons.wikimedia.org/wiki/Special:FilePath/Tilera_TILEPro64_BlockDiagram.jpg +
http://xmlns.com/foaf/0.1/isPrimaryTopicOf http://en.wikipedia.org/wiki/TILEPro64 +
owl:sameAs http://yago-knowledge.org/resource/TILEPro64 + , https://global.dbpedia.org/id/4vDdY + , http://rdf.freebase.com/ns/m.0dsdy3r + , http://www.wikidata.org/entity/Q7670389 + , http://ca.dbpedia.org/resource/TILEPro64 + , http://dbpedia.org/resource/TILEPro64 +
rdf:type http://dbpedia.org/class/yago/PhysicalEntity100001930 + , http://dbpedia.org/class/yago/Chip103020034 + , http://dbpedia.org/class/yago/WikicatMicroprocessors + , http://dbpedia.org/class/yago/Conductor103088707 + , http://dbpedia.org/class/yago/Microprocessor103760310 + , http://dbpedia.org/ontology/Software + , http://dbpedia.org/class/yago/SemiconductorDevice104171831 + , http://dbpedia.org/class/yago/Instrumentality103575240 + , http://dbpedia.org/class/yago/Object100002684 + , http://dbpedia.org/class/yago/Artifact100021939 + , http://dbpedia.org/class/yago/Device103183080 + , http://dbpedia.org/class/yago/Whole100003553 +
rdfs:comment TILEPro64 és un processador multinucli (anTILEPro64 és un processador multinucli (anomenat Tile Processor) dissenyat per l'empresa fabless anomenada Tilera. TILEPro64 consisteix d'una xarxa en malla de 64 tiles, on cada tile encapsula un , memòria cache i un encaminador no bloquejant que s'empra per a comunicar-se amb les altres tile.ra per a comunicar-se amb les altres tile. , TILEPro64 is a VLIW ISA multicore processoTILEPro64 is a VLIW ISA multicore processor (Tile processor) manufactured by Tilera. It consists of a cache-coherent mesh network of 64 "tiles", where each tile houses a general purpose processor, cache, and a non-blocking router, which the tile uses to communicate with the other tiles on the processor. TILEPro was supported by the Linux kernel from version 2.6.36 to version 4.16.ernel from version 2.6.36 to version 4.16.
rdfs:label TILEPro64
hide properties that link here 
http://dbpedia.org/resource/History_of_computing_hardware_%281960s%E2%80%93present%29 + , http://dbpedia.org/resource/Tilera + , http://dbpedia.org/resource/Microprocessor_chronology + , http://dbpedia.org/resource/Tile_processor + , http://dbpedia.org/resource/TILE-Gx + , http://dbpedia.org/resource/Strace + http://dbpedia.org/ontology/wikiPageWikiLink
http://en.wikipedia.org/wiki/TILEPro64 + http://xmlns.com/foaf/0.1/primaryTopic
http://dbpedia.org/resource/TILEPro64 + owl:sameAs
 

 

Enter the name of the page to start semantic browsing from.